

# CS & IT

NOT GATE, AND, OR GATE



Logic gate
Lecture No. 1



By- CHANDAN SIR





{ 4:00 PM- 6:00 PM 6:30 PM- 8:30 PM

01 Syllabus

TOPICS TO BE COVERED 02 Weightage

03 Reference Books

04 NOT GATE

05 AND GATE

OR HATE

#### **CS & IT ENGINEERING**





(Boolean algebra Combinational) and (sequential circuits. Minimization. Number representations and computer arithmetic (fixed and floating point).

## **CS & IT ENGINEERING**



#### **DIGITAL LOGIC**

No. of Questions

2 to 4

Marks

4 to 6

Frequently Asked Topics Boolean algebra. Combinational and sequential circuits. Minimization. Number representations

#### Reference Books





**Book Name:** Digital Design

Author: M. Morris Mano &

Michael D. Ciletti

**Publisher:** Pearson Publishers



**Book Name:** Digital fundamental

**Author:** Thomas L. Floyd

Publisher: Pearson Publishers

## **Guidelines to Attend Live Class**





- ✓ Attend the class with positive attitude.
- ✓ Punctuality is necessary.
- ✓ Follow the day-wise study plan. ✓
- ✓ Attempt DPP daily as per the schedule.
- ✓ Hold chat while attending the class. We will allow you to ask and put your questions in the comment box.







MATE. O- PEDIA







| Chapter               | TOPIC                                                               |
|-----------------------|---------------------------------------------------------------------|
| Logic Gate            | NOT, AND, OR, NAND, NOR, X-OR, X-NOR                                |
| Minimization          | Booleon algebra, K-MAP                                              |
| Combinational Circuit | Decoder HA, FA, HS, FS, Serial adder, Parallel adder, U             |
| Sequential Circuit    | Latches, Flip. Flops. Registers. counters.                          |
| Number System         | Base conversion, Magnitude Representation                           |
|                       | Logic Gate  Minimization  Combinational Circuit  Sequential Circuit |

Questions. Theory -> MOTES. > 1) Previous Year GAPTE -> 20 years. Books unsolved solved

DPP -> 150 question

1500 Kanodia - 500 006



+ ve Logic

0 --> Low Voltage

1 - High voltage.



#### LOGIC GATE

1. NOT GATE [INVERTER, NEGATION]





## LOGIC GATE

#### NOT GATE





Ly used to provide Delay



When Even no. of NOT CHATE.

1. NOT GATE

3)







(1> Basic memory element 2> Bistable Multivibrator



## LOGIC GATE











- D'Astable multivibrator
- 3) Square Wave generator 3) Crock generator 3) Free Runing arount

N-> No- of NOT GATE in Loop

TPd > Propagation Relay of NOT GATE



$$f = \frac{1}{7} = \frac{1}{2Nx rpd}$$



For the circuit given below, all NOT Gates are identical to each other and having propagation delay 10 ps. Find the frequency of generated wave form?







# Circuit given below are called.





(B) Bistable multivibrator



# Sketch the waveform of y?













- A. x stable y toggle
- B. x toggle y stable
- x & y both toggle
- D. x & y both stable





